Buscar
Fault Tolerance through Self-configuration in Nanoscale Processors
Cód:
491_9783639202748

Por: R$ 840,44ou X de

Comprar
This work is a contribution at the architectural level to the improvement of fault tolerance in massively defective multicore chips fabricated using nanometer transistors. The main idea of this work is that a chip should be organized in a replicated architecture and become as autonomous as possible to increase its resilience against both permanent defects and transient faults occurring at runtime. Therefore, we introduce a new chip self-configuration methodology, which allows detecting and isolating the defective cores, deactivating the isolated cores, configuring the communications between the cores and managing the allocation and execution of tasks. The efficiency of the proposed methods is studied as a function of the fraction of defective cores, the fraction of defective interconnects and the soft error rate.
Veja mais

Calcule o valor do frete e prazo de entrega para a sua região

Quem comprou também comprou

Quem viu também comprou

Quem viu também viu